How Google and Intel use Calibre DesignEnhancer to Reduce IR drop and Improve Reliability
Topics Covered
Calibre DesignEnhancer use models
Challenges designers face
Example: Google overcomes IR drop
Example: Intel improves reliability with Calibre DE
Not all DRC clean solutions are created equal
White Paper Overview
In the fast-paced world of semiconductor design, achieving both Design Rule Check (DRC) clean layouts and optimal electrical performance is crucial for minimizing design iterations, reducing time-to-market and ensuring product reliability. This paper explores how the Calibre DesignEnhancer (DE) analysis-based, signoff-quality EMIR solution helps design teams meet these challenges by enhancing power integrity and reducing IR drop. Calibre DE improves design reliability and manufacturability across multiple foundry technologies, reduces support costs and increases usability for foundries, CAD teams, and designers. Through real-world examples from Intel and Google, we highlight how Calibre DE maximizes layout modifications while ensuring DRC compliance. Intel’s use of the DE Via flow to insert additional vias for IR drop reduction showcases how detailed knowledge of design rules leads to significant improvements in power delivery.
Thank You For Your Interest
By clicking ‘Submit’ you agree to our Terms of Use. We take your privacy seriously. For more information please read our Privacy Policy. By registering with All About Circuits you will automatically receive our weekly Product Update and Technology Insider eNewsletters.
This website or its third-party tools process personal data.In case of sale of your personal information, you may opt out by using the link Do not sell my personal information.
Our sites use tools, such as cookies, to understand how you use our services and to improve both your experience and our advertising relevance. Here, you can opt-out of such tracking.